Design of selfreconfigurable system based on DPR
DOI:
CSTR:
Author:
Affiliation:

College of Automation, Nanjing University of Aeronautics and Astronautics, Nanjing 210016, China

Clc Number:

TP2

Fund Project:

  • Article
  • |
  • Figures
  • |
  • Metrics
  • |
  • Reference
  • |
  • Related
  • |
  • Cited by
  • |
  • Materials
  • |
  • Comments
    Abstract:

    On the basis of Dynamic Partial Reconfiguration (DPR) method Early Access Partial Reconfiguration (EAPR), design method of selfreconfiguration embedded system implemented on FPGA is studied. The hardware platform of the embedded system containing a custommade IP is built by integrating merchant IPs resorting to the development tool ISE12.4 provided by Xilinx. Twodimension reconfiguration technology is used in the design of the system which includes three Reconfigurable Partitions (RPs) and four Reconfigurable Modules (RMs) are available to each RP. Afterward, it is implemented on Virtex5 FPGA to verify the feasibility of the method. Via this method, the development complexity is reduced while development flexibility is improved, achieving lower cost, less time to market and power consumption reduction.

    Reference
    Related
    Cited by
Get Citation
Share
Article Metrics
  • Abstract:
  • PDF:
  • HTML:
  • Cited by:
History
  • Received:
  • Revised:
  • Adopted:
  • Online: May 27,2016
  • Published:
Article QR Code